#### A-6.64 Transfer by Magnitude (MAXM)

## MAXM

# **MAXM**

## **Transfer by Magnitude**

Operation: Assembler Syntax:

If  $|B| - |A| \le 0$  then  $A \rightarrow B$ 

MAXM A,B (parallel move)

**Description:** Subtract the absolute value (magnitude) of the source accumulator from the absolute value of the destination accumulator. If the difference is negative or zero (i.e.  $|A| \ge |B|$ ) then transfer the source accumulator to destination accumulator, otherwise do not change destination accumulator.

This is a 56 bit operation.

Note: The Carry condition code signifies that a transfer has been performed.

#### **Condition Codes:**

| 7   | 6                      | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |  |
|-----|------------------------|---|---|---|---|---|---|--|--|--|--|
| S   | L                      | E | U | N | Z | V | С |  |  |  |  |
| ~   | <i>∨ ∨ × × × × ×</i> • |   |   |   |   |   |   |  |  |  |  |
| CCR |                        |   |   |   |   |   |   |  |  |  |  |

- C Cleared if the conditional transfer was performed. Set otherwise.
- This bit is changed according to the standard definition
- X This bit is unchanged by the instruction

#### Instruction Formats and opcodes:

MAXM A, B

| 23 16      | 15 8 | 7    |   |   |   |   |   |   | 0 |
|------------|------|------|---|---|---|---|---|---|---|
| DATA BUS M | 0    | 0    | 0 | 1 | 0 | 1 | 0 | 1 |   |
| OPTIONAL   | TEN  | ISIC | N |   |   |   |   |   |   |

# **MERGE**

# **MERGE**

## **Merge Two Half Words**

Operation: Assembler Syntax:

 ${S[11:0],D[35:24]} \rightarrow D[47:24]$ 

MERGE S,D

**Description:** The contents of bits 11-0 of the source register are concatenated to the contents of bits 35-24 of the destination accumulator. The result is stored in the destination accumulator. This instruction is a 24-bit operation. The remaining bits of the destination accumulator D are not affected.

#### Notes:

- 1) This instruction may be used in conjunction with EXTRACT or INSERT instructions to concatenate width and offset fields into a control word.
- 2) In 16 bit arithmetic mode the contents of bits 15-8 of the source register are concatenated to the contents of bits 39-32 of the destination accumulator. The result is placed in bits 47-32 of the destination accumulator.

#### **Condition Codes:**



- N Set if bit 47 of the result is set
- Z Set if bits 47-24 of the result are zero
- V Always cleared

#### Example: MERGE X0,B



#### **Instruction Formats and opcodes:**

|       |     | 23 |   |   |   |   |   |   | 16 | 15 |   |   |   |   |   |   | 8 | 7 |   |   |   |   |   |   | 0 |
|-------|-----|----|---|---|---|---|---|---|----|----|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| MERGE | S,D | 0  | 0 | 0 | 0 | 1 | 1 | 0 | 0  | 0  | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | S | S | S | D |

#### **Instruction Fields:**

- **(D)** Destination accumulator [A,B] (see Table A-10 on page A-239)
- **SSS** Source register [X0,X1,Y0,Y1,A1,B1] (see Table A-15 on page A-240)

A - 157

A-6.66 Move Data (MOVE)

# **MOVE**

# **MOVE**

#### **Move Data**

Operation: Assembler Syntax:

S→D MOVE S,D

**Description:** Move the contents of the specified data source S to the specified destination D. This instruction is equivalent to a data ALU NOP with a parallel data move.

#### **Condition Codes:**

| 7   | 6                        | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |  |
|-----|--------------------------|---|---|---|---|---|---|--|--|--|--|
| S   | L                        | Е | U | N | Z | ٧ | C |  |  |  |  |
| ~   | <i>v v x x x x x x x</i> |   |   |   |   |   |   |  |  |  |  |
| CCR |                          |   |   |   |   |   |   |  |  |  |  |

- This bit is changed according to the standard definition
- × This bit is unchanged by the instruction

#### Instruction Formats and opcodes:

MOVE S,D

| 23                                   | 16 15               | 16 15 8 |   |   |   |   |   |   |   | 0 |
|--------------------------------------|---------------------|---------|---|---|---|---|---|---|---|---|
|                                      | DATA BUS MOVE FIELD |         | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| OPTIONAL EFFECTIVE ADDRESS EXTENSION |                     |         |   |   |   |   |   |   |   |   |

Instruction Fields:

See Parallel Move Descriptions for data bus move field encoding.

**Parallel Move Descriptions:** Thirty of the sixty-two instructions allow an optional parallel data bus movement over the X and/or Y data bus. This allows a data ALU operation to be executed in parallel with up to two data bus moves during the instruction cycle. Ten types of parallel moves are permitted, including register to register moves, register to memory moves, and memory to register moves. However, not all addressing modes are allowed for each type of memory reference. The following section contains detailed descriptions about each type of parallel move operation.

#### A-6.67 NO Parallel Data Move

#### No Parallel Data Move

| Operation:                                     | Assembler Syntax:                                |
|------------------------------------------------|--------------------------------------------------|
| ( )                                            | ()                                               |
| where ( $\ldots$ ) refers to any arithmetic or | logical instruction which allows parallel moves. |

**Description:** Many instructions in the instruction set allow parallel moves. The parallel moves have been divided into 10 opcode categories. This category is a parallel move NOP and does not involve data bus move activity.

#### **Condition Codes:**



X This bit is unchanged by the instruction

#### **Instruction Formats and opcodes:**

#### **Instruction Format:**

(defined by instruction)

#### A-6.68 Immediate Short Data Move (I)

#### **Immediate Short Data Move**

Operation: Assembler Syntax:

$$(\ldots), \#xx \rightarrow D$$
  $(\ldots) \#xx, D$ 

where ( . . . . ) refers to any arithmetic or logical instruction which allows parallel moves.

**Description:** Move the 8-bit immediate data value (#xx) into the destination operand D.

If the destination register D is A0, A1, A2, B0, B1, B2, R0–R7, or N0–N7, the 8-bit immediate short operand is interpreted as an **unsigned integer** and is stored in the specified destination register. That is, the 8-bit data is stored in the eight LS bits of the destination operand, and the remaining bits of the destination operand D are zeroed.

If the destination register D is X0, X1, Y0, Y1, A, or B, the 8-bit immediate short operand is interpreted as a **signed fraction** and is stored in the specified destination register. That is, the 8-bit data is stored in the eight MS bits of the destination operand, and the remaining bits of the destination operand D are zeroed.

If the arithmetic or logical opcode-operand portion of the instruction specifies a given destination accumulator, that same accumulator or portion of that accumulator may not be specified as a destination D in the parallel data bus move operation. Thus, if the opcode-operand portion of the instruction specifies the 56-bit A accumulator as its destination, the parallel data bus move portion of the instruction may not specify A0, A1, A2, or A as its destination D. Similarly, if the opcode-operand portion of the instruction specifies the 56-bit B accumulator as its destination, the parallel data bus move portion of the instruction may not specify B0, B1, B2, or B as its destination D. That is, **duplicate destinations are NOT allowed within the same instruction.** 

#### **Condition Codes:**

| 7   | 6               | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |  |
|-----|-----------------|---|---|---|---|---|---|--|--|--|--|
| S   | L               | Е | U | N | Z | ٧ | С |  |  |  |  |
| ×   | x x x x x x x x |   |   |   |   |   |   |  |  |  |  |
| CCR |                 |   |   |   |   |   |   |  |  |  |  |

X This bit is unchanged by the instruction

#### Instruction Formats and opcodes:

#### **Instruction Fields:**

{#xx} iiiiiiii 8-bit Immediate Short Data

**dddd** Destination register [X0,X1,Y0,Y1,A0,B0,A2,B2,A1,B1,A,B,R0-R7,N0-N7] (see Table A-31 on page A-245)

#### A-6.69 Register to Register Data Move (R)

R

## **Register to Register Data Move**

| Operation:                                     | Assembler Syntax:                                |
|------------------------------------------------|--------------------------------------------------|
| ( ); S→D                                       | ( ) S,D                                          |
| where ( ) refers to any arithmetic or          | logical instruction which allows parallel moves. |
| <b>Description:</b> Move the source register S | to the destination register D.                   |

If the arithmetic or logical opcode-operand portion of the instruction specifies a given destination accumulator, that same accumulator or portion of that accumulator may not be specified as a destination D in the parallel data bus move operation. Thus, if the opcode-operand portion of the instruction specifies the 56-bit A accumulator as its destination, the parallel data bus move portion of the instruction may not specify A0, A1, A2, or A as its destination D. Similarly, if the opcode-operand portion of the instruction specifies the 56-bit B accumulator as its destination, the parallel data bus move portion of the instruction may not specify B0, B1, B2, or B as its destination D. That is, **duplicate destinations are NOT allowed within the same instruction**.

If the opcode-operand portion of the instruction specifies a given source or destination register, that same register or portion of that register may be used as a source S in the parallel data bus move operation. This allows data to be moved in the same instruction in which it is being used as a source operand by a data ALU operation. That is, **duplicate sources are allowed within the same instruction**.

**Note:** The MOVE A,B operation will result in a 24-bit positive or negative saturation constant being stored in the B1 portion of the B accumulator if the signed integer portion of the A accumulator is in use.

#### **Condition Codes:**

| 7   | 6                        | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |  |
|-----|--------------------------|---|---|---|---|---|---|--|--|--|--|
| S   | L                        | Е | U | N | Z | V | С |  |  |  |  |
| ~   | <i>v v x x x x x x x</i> |   |   |   |   |   |   |  |  |  |  |
| CCR |                          |   |   |   |   |   |   |  |  |  |  |

- This bit is changed according to the standard definition
- X This bit is unchanged by the instruction

#### Instruction Formats and opcodes:

#### **Instruction Fields:**

- **(S) eeeee** Source register [X0,X1,Y0,Y1,A0,B0,A2,B2,A1,B1,A,B,R0-R7,N0-N7] (see Table A-31 on page A-245)
- **dddd** Destination register [X0,X1,Y0,Y1,A0,B0,A2,B2,A1,B1,A,B,R0-R7,N0-N7] (see Table A-31 on page A-245)

#### A-6.70 Address Register Update (U)





## **Address Register Update**

Operation: Assembler Syntax:

where ( . . . . ) refers to any arithmetic or logical instruction which allows parallel moves.

**Description:** Update the specified address register according to the specified effective addressing mode. All update addressing modes may be used.

#### **Condition Codes:**



× This bit is unchanged by the instruction

#### **Instruction Formats and opcodes:**

#### **Instruction Fields:**

**(ea)** MMRRR Effective Address (see Table A-20 on page A-242)

#### A-6.71 X Memory Data Move (X:)

# X: X:

## X Memory Data Move

a a malala m Countaire

| Operation:                                        | Assembler Syntax:                     |
|---------------------------------------------------|---------------------------------------|
| ( ); X:ea→D                                       | ( ) X:ea,D                            |
| ( ); X:aa→D                                       | ( ) X:aa,D                            |
| ( ); S→X:ea                                       | ( ) S,X:ea                            |
| ( ); S→X:aa                                       | ( ) S,X:aa                            |
| X:(Rn+xxx)→D                                      | MOVE X:(Rn+xxx),D                     |
| X:(Rn+xxxx)→D                                     | MOVE X:(Rn+xxxx),D                    |
| D→X:(Rn+xxx)                                      | MOVE D,X:(Rn+xxx)                     |
| D→X:(Rn+xxxx)                                     | MOVE D,X:(Rn+xxxx)                    |
| where ( ) refers to any arithmetic or logical ins | truction which allows parallel moves. |
|                                                   |                                       |

**Description:** Move the specified word operand from/to X memory. All memory addressing

modes, including absolute addressing and 24-bit immediate data, may be used. Absolute short addressing may also be used.

If the arithmetic or logical opcode-operand portion of the instruction specifies a given destination accumulator, that same accumulator or portion of that accumulator may not be specified as a destination D in the parallel data bus move operation. Thus, if the opcode-operand portion of the instruction specifies the 56-bit A accumulator as its destination, the parallel data bus move portion of the instruction may not specify A0, A1, A2, or A as its destination D. Similarly, if the opcode-operand portion of the instruction specifies the 56-bit B accumulator as its destination, the parallel data bus move portion of the instruction may not specify B0, B1, B2, or B as its destination D. That is, **duplicate destinations are NOT allowed within the same instruction**.

If the opcode-operand portion of the instruction specifies a given source or destination register, that same register or portion of that register may be used as a source S in the

parallel data bus move operation. This allows data to be moved in the same instruction in which it is being used as a source operand by a data ALU operation. That is, **duplicate** sources are allowed within the same instruction.

#### **Condition Codes:**

| 7   | 6                      | 5 | 4 | 3 | 2 | 1        | 0 |  |  |  |  |  |
|-----|------------------------|---|---|---|---|----------|---|--|--|--|--|--|
| S   | L                      | Е | U | N | Z | <b>V</b> | С |  |  |  |  |  |
| ~   | <i>v v</i> × × × × × × |   |   |   |   |          |   |  |  |  |  |  |
| CCR |                        |   |   |   |   |          |   |  |  |  |  |  |

- This bit is changed according to the standard definition
- This bit is unchanged by the instruction

Note:

The MOVE A,X:ea operation will result in a 24-bit positive or negative saturation constant being stored in the specified 24-bit X memory location if the signed integer portion of the A accumulator is in use.

#### Instruction Formats and opcodes 1:

| ( )X:ea,D    | 23 |   |   |   |   |    |     | 16 | 15   |    |    |     |     |     |    | 8  | 7 0                |
|--------------|----|---|---|---|---|----|-----|----|------|----|----|-----|-----|-----|----|----|--------------------|
| ( )S,X:ea    | 0  | 1 | d | d | 0 | d  | d   | d  | W    | 1  | М  | М   | М   | R   | R  | R  | INSTRUCTION OPCODE |
| ( )#xxxxxx,D |    |   |   |   |   | OF | TIC | NA | L EI | FE | СТ | IVE | ADI | DRE | SS | EX | TENSION            |
|              |    |   |   |   |   |    |     |    |      |    |    |     |     |     |    |    |                    |
| ( )X:aa,D    | 23 |   |   |   |   |    |     | 16 | 15   |    |    |     |     |     |    | 8  | 7 0                |
| ( )S,X:aa    | 0  | 1 | d | d | 0 | d  | d   | d  | W    | 0  | а  | а   | a   | а   | а  | а  | INSTRUCTION OPCODE |

#### **Instruction Fields:**

{aa}

| {ea}  | MMMRRR | Effective Address (see Table A-16 on page A-241)    |
|-------|--------|-----------------------------------------------------|
|       | W      | Read S / Write D bit (see Table A-33 on page A-246) |
| {S,D} | ddddd  | Source/Destination registers                        |
|       |        | [X0,X1,Y0,Y1,A0,B0,A2,B2,A1,B1,A,B,R0-R7,N0-N7]     |
|       |        | (see Table A-31 on page A-245)                      |

**aaaaaa** 6-bit Absolute Short Address

#### Instruction Formats and opcodes 2:

MOVE X:(Rn+xxxx),D MOVE S,X:(Rn+xxxx)

| 23 |   |   |   |   |   |   | 16 | 15  |     |      |      |     |      |     | 8   | 7 |   |   |   |   |   |   | 0 |
|----|---|---|---|---|---|---|----|-----|-----|------|------|-----|------|-----|-----|---|---|---|---|---|---|---|---|
| 0  | 0 | 0 | 0 | 1 | 0 | 1 | 0  | 0   | 1   | 1    | 1    | 0   | R    | R   | R   | 1 | W | D | D | D | D | D | D |
|    |   |   |   |   |   |   | R  | n R | ELA | ٩TI٧ | /E C | ISF | PLAC | CEN | 1EN | Т |   |   |   |   |   |   |   |

MOVE X:(Rn+xxx),D MOVE S,X:(Rn+xxx)

| 23 |   |   |   |   |   |   | 16 | 15 |   |   |   |   |   |   | 8 | 7 |   |   |   |   |   |   | 0 |
|----|---|---|---|---|---|---|----|----|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| 0  | 0 | 0 | 0 | 0 | 0 | 1 | а  | а  | а | а | а | а | R | R | R | 1 | а | 0 | W | D | D | D | D |

#### **Instruction Fields:**

|       | W       | Read S / Write D bit (see Table A-33 on page A-246)                                             |
|-------|---------|-------------------------------------------------------------------------------------------------|
| {xxx} | aaaaaaa | 7-bit sign extended Short Displacement Address                                                  |
| {Rn}  | RRR     | Address register (R0-R7)                                                                        |
| {D}   | DDDD    | Source/Destination registers [X0,X1,Y0,Y1,A0,B0,A2,B2,A1,B1,A,B] (see Table A-34 on page A-246) |
| {S,D} | DDDDDD  | Source/Destination registers [all on-chip registers] (see Table A-22 on page A-243)             |

# X:R X:R

## X Memory and Register Data Move

A a a a sa la la se Courstance

| Operation.                                        | Assembler Symax.                       |
|---------------------------------------------------|----------------------------------------|
| <b>Class I</b> ( ); X:ea→D1; S2→D2                | ( ) X:ea,D1 S2,D2                      |
| ( ); S1→X:ea; S2→D2                               | ( ) S1,X:ea S2,D2                      |
| ( ); #xxxxxx→D1; S2→D2                            | ( ) #xxxxxx,D1 S2,D2                   |
| Class II<br>( ); A→X:ea; X0→A                     | ( ) A,X:ea X0,A                        |
| ( ); B→X:ea; X0→B                                 | ( ) B,X:ea X0,B                        |
| where ( ) refers to any arithmetic or logical ins | struction which allows parallel moves. |

**Description:** Class I: Move a one-word operand from/to X memory and move another word operand from an accumulator (S2) to an input register (D2). All memory addressing modes, including absolute addressing and 24-bit immediate data, may be used. The register to register move (S2,D2) allows a data ALU accumulator to be moved to a data ALU input register for use as a data ALU operand in the following instruction.

Class II: Move one-word operand from a data ALU accumulator to X memory and one-word operand from data ALU register X0 to a data ALU accumulator. One effective address is specified. All memory addressing modes, excluding long absolute addressing and long immediate data, may be used.

For both Class I and Class II X:R parallel data moves, if the arithmetic or logical opcodeoperand portion of the instruction specifies a given destination accumulator, that same accumulator or portion of that accumulator may not be specified as a destination D1 in the parallel data bus move operation. Thus, if the opcode-operand portion of the instruction specifies the 56-bit A accumulator as its destination, the parallel data bus move portion of the instruction may not specify A0, A1, A2, or A as its destination D1. Similarly, if the opcode-operand portion of the instruction specifies the 56-bit B accumulator as its destination, the parallel data bus move portion of the instruction may not specify B0, B1,

## B2, or B as its destination D1. That is, **duplicate destinations are NOT allowed within** the same instruction.

If the opcode-operand portion of the instruction specifies a given source or destination register, that same register or portion of that register may be used as a source S1 and/or S2 in the parallel data bus move operation. This allows data to be moved in the same instruction in which it is being used as a source operand by a data ALU operation. That is, duplicate sources are allowed within the same instruction. Note that S1 and S2 may specify the same register.

#### **Condition Codes:**

| 7 | 6 | 5 | 4 | 3  | 2 | 1 | 0 |
|---|---|---|---|----|---|---|---|
| S | L | Е | U | N  | Z | V | С |
| ~ | ~ | × | × | ×  | × | × | × |
|   |   |   | C | CR |   |   |   |

- This bit is changed according to the standard definition
- X This bit is unchanged by the instruction

#### Class I Instruction Formats and opcodes:

| ( ) X:ea,D1 S2,D2    | 23 |   |   |   |   |    |      | 16 | 15  |     |    |     |    |     |    | 8  | 7 0                |
|----------------------|----|---|---|---|---|----|------|----|-----|-----|----|-----|----|-----|----|----|--------------------|
| ( ) S1,X:ea S2, D2   | 0  | 0 | 0 | 1 | f | f  | d    | F  | W   | 0   | М  | М   | М  | R   | R  | R  | INSTRUCTION OPCODE |
| ( ) #xxxxxx,D1 S2,D2 |    |   |   |   |   | OF | PTIC | NA | L E | FFE | СТ | IVE | AD | DRE | SS | EX | TENSION            |

#### Instruction Fields:

| {ea}        | MMMRRR | Effective Address (see Table A-15 on page A-240)          |
|-------------|--------|-----------------------------------------------------------|
|             | W      | Read S1 / Write D1 bit (see Table A-33 on page A-246)     |
| {S1,D1}     | ff     | S1/D1 register [X0,X1,A,B] (see Table A-35 on page A-247) |
| <b>{S2}</b> | d      | S2 accumulator [A,B] (see Table A-10 on page A-239)       |
| {D2}        | F      | D2 input register [Y0,Y1] (see Table A-35 on page A-247)  |

#### **Class II** Instruction Formats and opcodes:

#### **Instruction Fields:**

(ea) MMMRRR Effective Address (see Table A-19 on page A-242)d Move opcode (see Table A-37 on page A-247)

#### A-6.73 Y Memory Data Move (Y:)

Operation:

Y: Y:

## **Y Memory Data Move**

Assembler Syntax:

|               | 7.000mbio. Cymaxi  |
|---------------|--------------------|
| ( ); Y:ea→D   | ( ) Y:ea,D         |
| ( ); Y:aa→D   | ( ) Y:aa,D         |
| ( ); S→Y:ea   | ( ) S,Y:ea         |
| ( ); S→Y:aa   | ( ) S,Y:aa         |
| Y:(Rn+xxx)→D  | MOVE Y:(Rn+xxx),D  |
| Y:(Rn+xxxx)→D | MOVE Y:(Rn+xxxx),D |
| D→Y:(Rn+xxx)  | MOVE D,Y:(Rn+xxx)  |
| D→Y:(Rn+xxxx) | MOVE D,Y:(Rn+xxxx) |
|               |                    |

where ( . . . . ) refers to any arithmetic or logical instruction which allows parallel moves.

**Description:** Move the specified word operand from/to Y memory. All memory addressing modes, including absolute addressing and 24-bit immediate data, may be used. Absolute short addressing may also be used.

If the arithmetic or logical opcode-operand portion of the instruction specifies a given destination accumulator, that same accumulator or portion of that accumulator may not be specified as a destination D in the parallel data bus move operation. Thus, if the opcode-operand portion of the instruction specifies the 56-bit A accumulator as its destination, the parallel data bus move portion of the instruction may not specify A0, A1, A2, or A as its destination D. Similarly, if the opcode-operand portion of the instruction specifies the 56-bit B accumulator as its destination, the parallel data bus move portion of the instruction may not specify B0, B1, B2, or B as its destination D. That is, **duplicate destinations are NOT allowed within the same instruction**.

If the opcode-operand portion of the instruction specifies a given source or destination register, that same register or portion of that register may be used as a source S in the

parallel data bus move operation. This allows data to be moved in the same instruction in which it is being used as a source operand by a data ALU operation. That is, **duplicate** sources are allowed within the same instruction.

#### **Condition Codes:**

| 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|---|---|---|----|----|---|---|---|
| S | L | Е | U  | N  | Z | V | С |
| ~ | ~ | × | ×  | ×  | × | × | × |
|   |   |   | CC | CR |   |   |   |

- This bit is changed according to the standard definition
- This bit is unchanged by the instruction

Note:

The MOVE A,Y:ea operation will result in a 24-bit positive or negative saturation constant being stored in the specified 24-bit Y memory location if the signed integer portion of the A accumulator is in use.

#### Instruction Formats and opcodes 1:

| ( )Y:ea,D    | 23 |   |   |   |   |    |     | 16 | 15   |    |     |      |     |     |    | 8  | 7                | 0  |
|--------------|----|---|---|---|---|----|-----|----|------|----|-----|------|-----|-----|----|----|------------------|----|
| ( )S,Y:ea    | 0  | 1 | d | d | 1 | d  | d   | d  | W    | 1  | М   | М    | М   | R   | R  | R  | INSTRUCTION OPCC | DE |
| ( )#xxxxxx,D |    |   |   |   |   | OP | TIC | NA | L EF | FE | СТІ | VE . | ADE | DRE | SS | EX | TENSION          |    |
|              |    |   |   |   |   |    |     |    |      |    |     |      |     |     |    |    |                  |    |
|              |    |   |   |   |   |    |     |    |      |    |     |      |     |     |    |    |                  |    |
| ( )Y:aa,D    | 23 |   |   |   |   |    |     | 16 | 15   |    |     |      |     |     |    | 8  | 7                | 0  |

#### **Instruction Fields:**

| {ea}  | MMMRRR | Effective Address (see Table A-15 on page A-240)    |
|-------|--------|-----------------------------------------------------|
|       | W      | Read S / Write D bit (see Table A-33 on page A-246) |
| {S,D} | ddddd  | Source/Destination registers                        |
|       |        | [X0 X1 Y0 Y1 A0 B0 A2 B2 A1 B1 A B R0-R7 N0-N7]     |

[X0,X1,Y0,Y1,A0,B0,A2,B2,A1,B1,A,B,R0-R7,N0-N7]

(see Table A-31 on page A-245)

{aa} aaaaaa Absolute Short Address

#### Instruction Formats and opcodes 2:

MOVE Y:(Rn+xxxx),D MOVE D,Y:(Rn+xxxx)

| 23 |   |   |   |   |   |   | 16 | 15  |     |      |      |     |      |     | 8   | 7 |   |   |   |   |   |   | 0 |
|----|---|---|---|---|---|---|----|-----|-----|------|------|-----|------|-----|-----|---|---|---|---|---|---|---|---|
| 0  | 0 | 0 | 0 | 1 | 0 | 1 | 1  | 0   | 1   | 1    | 1    | 0   | R    | R   | R   | 1 | W | D | D | D | D | D | D |
|    |   |   |   |   |   |   | R  | n R | ELA | ٩TI٧ | /E [ | ISF | PLAC | CEN | 1EN | Т |   |   |   |   |   |   |   |

MOVE Y:(Rn+xxx),D MOVE D,Y:(Rn+xxx)

| 23 |   |   |   |   |   |   | 16 | 15 |   |   |   |   |   |   | 8 | 7 |   |   |   |   |   |   | 0 |
|----|---|---|---|---|---|---|----|----|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| 0  | 0 | 0 | 0 | 0 | 0 | 1 | а  | а  | а | а | а | а | R | R | R | 1 | а | 1 | W | D | D | D | D |

#### **Instruction Fields:**

|       | W       | Read S / Write D bit (see Table A-33 on page A-246)                                             |
|-------|---------|-------------------------------------------------------------------------------------------------|
| {xxx} | aaaaaaa | 7-bit sign extended Short Displacement Address                                                  |
| {Rn}  | RRR     | Address register (R0-R7)                                                                        |
| {D}   | DDDD    | Source/Destination registers [X0,X1,Y0,Y1,A0,B0,A2,B2,A1,B1,A,B] (see Table A-34 on page A-246) |
| {S,D} | DDDDDD  | Source/Destination registers [all on-chip registers] (see Table A-22 on page A-243)             |

Operation:

# R:Y

## **Register and Y Memory Data Move**

**Assembler Syntax:** 

| operation:                                        | Assembler Symax.                      |
|---------------------------------------------------|---------------------------------------|
| <b>Class I</b> ( ); S1→D1; Y:ea→D2                | ( ) S1,D1 Y:ea,D2                     |
| ( ); S1→D1; S2→Y:ea                               | ( ) S1,D1 S2,Y:ea                     |
| ( ); S1→D1; #xxxxxx→D2                            | ( ) S1,D1 #xxxxxx,D2                  |
| <b>Class II</b> ( ); Y0 →A; A→Y:ea                | ( ) Y0,A A,Y:ea                       |
| ( ); Y0→B; B→Y:ea                                 | ( ) Y0,B B,Y:ea                       |
| where ( ) refers to any arithmetic or logical ins | truction which allows parallel moves. |

**Description:** Class I: Move a one-word operand from an accumulator (S1) to an input register (D1) and move another word operand from/to Y memory. All memory addressing modes, including absolute addressing and 24-bit immediate data, may be used. The register to register move (S1,D1) allows a data ALU accumulator to be moved to a data ALU input register for use as a data ALU operand in the following instruction.

Class II: Move one-word operand from a data ALU accumulator to Y memory and one-word operand from data ALU register Y0 to a data ALU accumulator. One effective address is specified. All memory addressing modes, excluding long absolute addressing and long immediate data, may be used. Class II move operations have been added to the R:Y parallel move (and a similar feature has been added to the X:R parallel move) as an added feature available in the first quarter of 1989.

For both Class I and Class II R:Y parallel data moves, if the arithmetic or logical opcodeoperand portion of the instruction specifies a given destination accumulator, that same accumulator or portion of that accumulator may not be specified as a destination D2 in the parallel data bus move operation. Thus, if the opcode-operand portion of the instruction specifies the 56-bit A accumulator as its destination, the parallel data bus move portion of the instruction may not specify A0, A1, A2, or A as its destination D2. Similarly, if the opcode-operand portion of the instruction specifies the 56-bit B accumulator as its destination, the parallel data bus move portion of the instruction may not specify B0, B1, B2, or B as its destination D2. That is, duplicate destinations are NOT allowed within the same instruction.

If the opcode-operand portion of the instruction specifies a given source or destination register, that same register or portion of that register may be used as a source S1 and/or S2 in the parallel data bus move operation. This allows data to be moved in the same instruction in which it is being used as a source operand by a data ALU operation. That is, **duplicate sources are allowed within the same instruction**. Note that S1 and S2 may specify the same register.

#### **Condition Codes:**



- This bit is changed according to the standard definition
- X This bit is unchanged by the instruction

#### Class I Instruction Formats and opcodes:

| ( )S1,D1 | Y:ea,D2    | 23 |   |   |   |   |    |     | 16 | 15   |    |     |     |    |     |    | 8  | 7 0                |
|----------|------------|----|---|---|---|---|----|-----|----|------|----|-----|-----|----|-----|----|----|--------------------|
| ( )S1,D1 | S2,Y:ea    | 0  | 0 | 0 | 1 | d | е  | f   | f  | W    | 1  | М   | М   | М  | R   | R  | R  | INSTRUCTION OPCODE |
| ( )S1,D1 | #xxxxxx,D2 |    |   |   |   |   | OF | TIC | NA | L EF | FE | ЕСТ | IVE | AD | DRE | SS | EX | TENSION            |

#### **Instruction Fields:**

| {ea}        | MMMRRR | Effective Address (see Table A-15 on page A-240)          |
|-------------|--------|-----------------------------------------------------------|
|             | W      | Read S2 / Write D2 bit (see Table A-33 on page A-246)     |
| <b>{S1}</b> | d      | S1 accumulator [A,B] (see Table A-10 on page A-239)       |
| {D1}        | е      | D1 input register [X0,X1] (see Table A-36 on page A-247)  |
| {S2,D2}     | ff     | S2/D2 register [Y0,Y1,A,B] (see Table A-36 on page A-247) |

#### **Class II** Instruction Formats and opcodes:

#### **Instruction Fields:**

MMMRRR ea=6-bit Effective Address (see Table A-19 on page A-242)d Move opcode (see Table A-37 on page A-247)

#### A-6.75 Long Memory Data Move (L:)

L: L:

## **Long Memory Data Move**

| Operation:                                        | Assembler Syntax:                     |
|---------------------------------------------------|---------------------------------------|
| ( ); X:ea → D1; Y:ea → D2                         | ( ) L:ea,D                            |
| ( ); X:aa → D1; Y:aa → D2                         | ( ) L:aa,D                            |
| ( ); S1 → X:ea; S2 → Y:ea                         | ( ) S,L:ea                            |
| ( ); S1 → X:aa; S2 → Y:aa                         | ( ) S,L:aa                            |
| where ( ) refers to any arithmetic or logical ins | truction which allows parallel moves. |

**Description:** Move one 48-bit long-word operand from/to X and Y memory. Two data ALU registers are concatenated to form the 48-bit long-word operand. This allows efficient moving of both double-precision (high:low) and complex (real:imaginary) data from/to one effective address in L (X:Y) memory. The same effective address is used for both the X and Y memory spaces; thus, only one effective address is required. Note that the A, B, A10, and B10 operands reference a single 48-bit signed (double-precision) quantity while the X, Y, AB, and BA operands reference two separate (i.e., real and imaginary) 24-bit signed quantities. All memory alterable addressing modes may be used. Absolute short addressing may also be used.

If the arithmetic or logical opcode-operand portion of the instruction specifies a given destination accumulator, that same accumulator or portion of that accumulator may not be specified as a destination D in the parallel data bus move operation. Thus, if the opcode-operand portion of the instruction specifies the 56-bit A accumulator as its destination, the parallel data bus move portion of the instruction may not specify A, A10, AB, or BA as destination D. Similarly, if the opcode-operand portion of the instruction specifies the 56-bit B accumulator as its destination, the parallel data bus move portion of the instruction may not specify B, B10, AB, or BA as its destination D. That is, duplicate destinations are NOT allowed within the same instruction.

If the opcode-operand portion of the instruction specifies a given source or destination register, that same register or portion of that register may be used as a source S in the parallel data bus move operation. This allows data to be moved in the same instruction in which it is being used as a source operand by a data ALU operation. That is, duplicate

sources are allowed within the same instruction.

Note:

The operands A10, B10, X, Y, AB, and BA may be used only for a 48-bit long memory move as previously described. These operands may not be used in any other type of instruction or parallel move.

#### **Condition Codes:**

| 7 | 6   | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |  |  |  |  |
|---|-----|---|---|---|---|---|---|--|--|--|--|--|--|--|
| S | L   | Е | U | N | Z | V | С |  |  |  |  |  |  |  |
| ~ | ~   | × | × | × | × | × | × |  |  |  |  |  |  |  |
|   | CCR |   |   |   |   |   |   |  |  |  |  |  |  |  |

- This bit is changed according to the standard definition
- X This bit is unchanged by the instruction

Note:

The MOVE A,L:ea operation will result in a 48-bit positive or negative saturation constant being stored in the specified 24-bit X and Y memory locations if the signed integer portion of the A accumulator is in use. The MOVE AB,L:ea operation will result in either one or two 24-bit positive and/or negative saturation constant(s) being stored in the specified 24-bit X and/or Y memory location(s) if the signed integer portion of the A and/or B accumulator(s) is in use.

#### Instruction Formats and opcodes:

|           | 23 |   |   |   |   |    |     | 16 | 15   |     |    |     |     |     |    | 8  | 7                  | ) |
|-----------|----|---|---|---|---|----|-----|----|------|-----|----|-----|-----|-----|----|----|--------------------|---|
| ( )L:ea,D | 0  | 1 | 0 | 0 | L | 0  | L   | L  | W    | 1   | М  | М   | М   | R   | R  | R  | INSTRUCTION OPCODE |   |
| ( )S,L:ea |    |   |   |   |   | OF | TIC | NA | L EI | FFE | СТ | IVE | ADI | DRE | SS | EX | TENSION            |   |
|           |    |   |   |   |   |    |     |    |      |     |    |     |     |     |    |    |                    |   |
| ( )L:aa,D | 23 |   |   |   |   |    |     | 16 | 15   |     |    |     |     |     |    | 8  | 7                  | ) |
| ( )S,L:aa | 0  | 1 | 0 | 0 | L | 0  | L   | L  | W    | 0   | а  | а   | а   | а   | а  | а  | INSTRUCTION OPCODE |   |

#### Instruction Fields:

**(ea)** MMMRRR Effective Address (see Table A-18 on page A-241)

W Read S / Write D bit (see Table A-33 on page A-246)

**(L)** LLL Two data ALU registers (see Table A-23 on page A-243)

{aa} aaaaaa Absolute Short Address

# X: Y: X: Y:

## **XY Memory Data Move**

# Operation: Assembler Syntax: $(\dots); X:\langle eax \rangle \to D1; Y:\langle eay \rangle \to D2 \qquad (\dots) X:\langle eax \rangle, D1 Y:\langle eay \rangle, D2 \\ (\dots); X:\langle eax \rangle \to D1; S2 \to Y:\langle eay \rangle \qquad (\dots) X:\langle eax \rangle, D1 S2, Y:\langle eay \rangle \\ (\dots); S1 \to X:\langle eax \rangle; Y:\langle eay \rangle \to D2 \qquad (\dots) S1, X:\langle eax \rangle Y:\langle eay \rangle, D2 \\ (\dots); S1 \to X:\langle eax \rangle; S2 \to Y:\langle eay \rangle \qquad (\dots) S1, X:\langle eax \rangle S2, Y:\langle eay \rangle \\ \text{where } (\dots) \text{ refers to any arithmetic or logical instruction which allows parallel moves.}$

**Description:** Move a one-word operand from/to X memory and move another word operand from/to Y memory. Note that two independent effective addresses are specified (<eax> and <eay>) where one of the effective addresses uses the lower bank of address registers (R0–R3) while the other effective address uses the upper bank of address registers (R4–R7). All parallel addressing modes may be used.

If the arithmetic or logical opcode-operand portion of the instruction specifies a given destination accumulator, that same accumulator or portion of that accumulator may not be specified as a destination D1 or D2 in the parallel data bus move operation. Thus, if the opcode-operand portion of the instruction specifies the 56-bit A accumulator as its destination, the parallel data bus move portion of the instruction may not specify A as its destination D1 or D2. Similarly, if the opcode-operand portion of the instruction specifies the 56-bit B accumulator as its destination, the parallel data bus move portion of the instruction may not specify B as its destination D1 or D2. That is, **duplicate destinations are NOT allowed within the same instruction**. D1 and D2 may not specify the same register.

If the instruction specifies an access to an internal X-I/O and internal Y-I/O modules (reflected by the address of the X memory space and of the Y memory space), than only the access to the internal X-I/O module will be executed. The access to the Y-I/O module will be discarded.

If the opcode-operand portion of the instruction specifies a given source or destination register, that same register or portion of that register may be used as a source S1 and/or

S2 in the parallel data bus move operation. This allows data to be moved in the same instruction in which it is being used as a source operand by a data ALU operation. That is, duplicate sources are allowed within the same instruction. Note that S1 and S2 may specify the same register.

#### **Condition Codes:**



- This bit is changed according to the standard definition
- X This bit is unchanged by the instruction

#### **Instruction Formats and opcodes:**

```
( . . . . )X:<eax>,D1 Y:<eay>,D2
( . . . . )X:<eax>,D1 S2,Y:<eay>
( . . . . )S1,X:<eax> Y:<eay>,D2
                                                   16 15
                                                                     8 7
                                   1 w m m e e f f W r r M M R R R INSTRUCTION OPCODE
( . . . . )S1,X:<eax> S2,Y:<eay>
```

#### **Instruction Fields:**

w

```
{<eax>}
         MMRRR 5-bit X Effective Address (R0–R3 or R4–R7)
                  4-bit Y Effective Address (R4–R7 or R0–R3)
{<eay>}
         mmrr
{S1,D1}
                  S1/D1 register [X0,X1,A,B]
         ee
{S2,D2} ff
                  S2/D2 register [Y0,Y1,A,B]
         MMRRR,mmrr,ee,ff: see Table A-38 on page A-248
                  X move Operation Control (See Table A-33 on page A-246)
         W
                  Y move Operation Control (See Table A-33 on page A-246)
```

#### A-6.77 Move Control Register (MOVEC)

## MOVEC

# **MOVEC**

## **Move Control Register**

| Operation:     | Assemble | r Syntax:      |
|----------------|----------|----------------|
| [X or Y]:ea→D1 | MOVE(C)  | [Xor Y]:ea,D1  |
| [X or Y]:aa→D1 | MOVE(C)  | [Xor Y]:aa,D1  |
| S1→[X or Y]:ea | MOVE(C)  | S1,[X or Y]:ea |
| S1→[X or Y]:aa | MOVE(C)  | S1,[X or Y]:aa |
| S1→D2          | MOVE(C)  | S1,D2          |
| S2→D1          | MOVE(C)  | S2,D1          |
| #xxxx→D1       | MOVE(C)  | #xxxx,D1       |
| #xx→D1         | MOVE(C)  | #xx,D1         |

**Description:** Move the contents of the specified source **control register** S1 or S2 to the specified destination or move the specified source to the specified destination **control register** D1 or D2. The control registers S1 and D1 are a subset of the S2 and D2 register set and consist of the address ALU modifier registers and the program controller registers. These registers may be moved to or from any other register or memory space. All memory addressing modes, as well as an immediate short addressing mode, may be used.

If the system stack register SSH is specified as a source operand, the system stack pointer (SP) is postdecremented by 1 after SSH has been read. If the system stack register SSH is specified as a destination operand, the system stack pointer (SP) is preincremented by 1 before SSH is written. This allows the system stack to be efficiently extended using software stack pointer operations.

#### **Condition Codes:**

| 7 | 6 | 5 | 4 | 3  | 2 | 1 | 0 |
|---|---|---|---|----|---|---|---|
| S | L | Е | U | N  | Z | V | С |
| • | • | • | • | •  | • | • | • |
|   |   |   | C | CR |   |   |   |

#### For D1 or D2=SR operand:

- S Set according to bit 7 of the source operand
- L Set according to bit 6 of the source operand
- E Set according to bit 5 of the source operand
- U Set according to bit 4 of the source operand
- N Set according to bit 3 of the source operand
- Z Set according to bit 2 of the source operand
- V Set according to bit 1 of the source operand
- C Set according to bit 0 of the source operand

#### For D1 and D2≠SR operand:

- S Set if data growth been detected
- L Set if data limiting has occurred during the move

#### Instruction Formats and opcodes:

| ` ,     | [X or Y]:ea,D1<br>S1,[X or Y]:ea | 23 | 0 | 0 | 0 | 0 | 1  | 0    | 16  | 15<br>W | 1   | M  | М   | M  | R   | R   | 8<br>R | 7   | S   | 1  | d | d | d | d | 0<br>d |
|---------|----------------------------------|----|---|---|---|---|----|------|-----|---------|-----|----|-----|----|-----|-----|--------|-----|-----|----|---|---|---|---|--------|
| MOVE(C) | #xxxx,D1                         |    |   |   |   |   | OF | PTIC | DNA | L EI    | FFE | СТ | IVE | AD | DRE | ESS | EX     | TEN | ISI | NC |   |   |   |   |        |
| MOVE(C) | [X or Y]:aa,D1                   | 23 |   |   |   |   |    |      | 16  | 15      |     |    |     |    |     |     | 8      | 7   |     |    |   |   |   |   | 0      |
|         | S1,[X or Y]:aa                   | 0  | 0 | 0 | 0 | 0 | 1  | 0    | 1   | W       | 0   | а  | а   | а  | а   | а   | а      | 0   | S   | 1  | d | d | d | d | d      |
|         |                                  |    |   |   |   |   |    |      |     |         |     |    |     |    |     |     |        |     |     |    |   |   |   |   |        |
| MOVE(C) | S1,D2                            | 23 |   |   |   |   |    |      | 16  | 15      |     |    |     |    |     |     | 8      | 7   |     |    |   |   |   |   | 0      |
| MOVE(C) | S2,D1                            | 0  | 0 | 0 | 0 | 0 | 1  | 0    | 0   | W       | 1   | е  | е   | е  | е   | е   | е      | 1   | 0   | 1  | d | d | d | d | d      |
|         |                                  |    |   |   |   |   |    |      |     |         |     |    |     |    |     |     |        |     |     |    |   |   |   |   |        |
|         |                                  | 23 |   |   |   |   |    |      | 16  | 15      |     |    |     |    |     |     | 8      | 7   |     |    |   |   |   |   | 0      |
| MOVE(C) | #xx,D1                           | 0  | 0 | 0 | 0 | 0 | 1  | 0    | 1   | i       | i   | i  | i   | i  | i   | i   | i      | 1   | 0   | 1  | d | d | d | d | d      |

#### **Instruction Fields:**

| {ea}    | MMMRRR   | Effective Address (see Table A-15 on page A-240)                                                     |
|---------|----------|------------------------------------------------------------------------------------------------------|
|         | W        | Read S / Write D bit (see Table A-33 on page A-246)                                                  |
| {X/Y}   | S        | Memory Space [X,Y] (see Table A-17 on page A-241)                                                    |
| {S1,D1} | ddddd    | Program Controller register [M0-M7,EP,VBA,SZ,SR,OMR,SP,SSH,SSL,LA,LC] (see Table A-41 on page A-249) |
| {aa}    | aaaaaa   | aa=6-bit Absolute Short Address                                                                      |
| {S2,D2} | eeeeee   | S2/D2 register [all on-chip registers] (see Table A-22 on page A-243)                                |
| {#xx}   | iiiiiiii | #xx=8-bit Immediate Short Data                                                                       |

#### A-6.78 Move Program Memory (MOVEM)

# **MOVEM**

# **MOVEM**

## **Move Program Memory**

| Operation: | Assembler | Syntax: |
|------------|-----------|---------|
| S→P:ea     | MOVE(M)   | S,P:ea  |
| S→P:aa     | MOVE(M)   | S,P:aa  |
| P:ea→D     | MOVE(M)   | P:ea,D  |
| P:aa→D     | MOVE(M)   | P:aa,D  |

**Description:** Move the specified operand from/to the specified **program** (P) **memory location**. This is a powerful move instruction in that the source and destination registers S and D may be **any** register. All memory alterable addressing modes may be used as well as the absolute short addressing mode.

If the system stack register SSH is specified as a source operand, the system stack pointer (SP) is postdecremented by 1 after SSH has been read. If the system stack register SSH is specified as a destination operand, the system stack pointer (SP) is preincremented by 1 before SSH is written. This allows the system stack to be efficiently extended using software stack pointer operations.

#### **Condition Codes:**

| 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|---|---|---|----|----|---|---|---|
| S | L | Е | U  | N  | Z | ٧ | С |
| • | • | • | •  | •  | • | • | • |
|   |   |   | CC | CR |   |   |   |

#### For D=SR operand:

- S Set according to bit 7 of the source operand
- L Set according to bit 6 of the source operand
- E Set according to bit 5 of the source operand
- U Set according to bit 4 of the source operand
- N Set according to bit 3 of the source operand
- Z Set according to bit 2 of the source operand
- V Set according to bit 1 of the source operand
- C Set according to bit 0 of the source operand

#### For D≠SR operand :

- S Set if data growth been selected
- L Set if data limiting has occurred during the move

#### Instruction Formats and opcodes:

|                | 23 |   |   |   |   |    |      | 16  | 15 |     |    |     |    |     |    | 8  | 7   |      |    |   |   |   |   | 0 |
|----------------|----|---|---|---|---|----|------|-----|----|-----|----|-----|----|-----|----|----|-----|------|----|---|---|---|---|---|
| MOVE(M) S,P:ea | 0  | 0 | 0 | 0 | 0 | 1  | 1    | 1   | W  | 1   | М  | М   | М  | R   | R  | R  | 1   | 0    | d  | d | d | d | d | d |
| MOVE(M) P:ea,D |    |   |   |   |   | OF | PTIC | ANC | LE | FFE | СТ | IVE | AD | DRE | SS | EX | TEN | NSIC | NC |   |   |   |   |   |
|                |    |   |   |   |   |    |      |     |    |     |    |     |    |     |    |    |     |      |    |   |   |   |   |   |
| MOVE(M) S,P:aa | 23 |   |   |   |   |    |      | 16  | 15 |     |    |     |    |     |    | 8  | 7   |      |    |   |   |   |   | 0 |
| MOVE(M) P:aa,D | 0  | 0 | 0 | 0 | 0 | 1  | 1    | 1   | W  | 0   | а  | а   | а  | а   | а  | а  | 0   | 0    | d  | d | d | d | d | d |

#### Instruction Fields:

| {ea} | MMMRRR | Effective Address (see Table A-18 on page A-241)    |
|------|--------|-----------------------------------------------------|
|      | W      | Read S / Write D bit (see Table A-33 on page A-246) |

**{ S,D} dddddd** Source/Destination register [all on-chip registers] (see Table A-22 on

page A-243)

{aa} aaaaaa Absolute Short Address

# MOVEP

# MOVEP

## **Move Peripheral Data**

| Operation:                                              | Assemble | r Syntax:               |
|---------------------------------------------------------|----------|-------------------------|
| $[X \text{ or } Y]:pp \rightarrow D$                    | MOVEP    | [X or Y]:pp,D           |
| $[X \text{ or } Y]:qq \rightarrow D$                    | MOVEP    | [X or Y]:qq,D           |
| $[X \text{ or } Y]:pp \rightarrow [X \text{ or } Y]:ea$ | MOVEP    | [X or Y]:pp,[X or Y]:ea |
| $[X \text{ or } Y]:qq \rightarrow [X \text{ or } Y]:ea$ | MOVEP    | [X or Y]:qq,[X or Y]:ea |
| [X or Y]:pp → P:ea                                      | MOVEP    | [X or Y]:pp,P:ea        |
| [X or Y]:qq → P:ea                                      | MOVEP    | [X or Y]:qq,P:ea        |
| $S \rightarrow [X \text{ or } Y]:pp$                    | MOVEP    | S,[X or Y]:pp           |
| $S \rightarrow [X \text{ or } Y]:qq$                    | MOVEP    | S,[X or Y]:qq           |
| $[X \text{ or } Y]:ea \rightarrow [X \text{ or } Y]:pp$ | MOVEP    | [X or Y]:ea,[X or Y]:pp |
| [X or Y]:ea $\rightarrow$ [X or Y]:qq                   | MOVEP    | [X or Y]:ea,[X or Y]:qq |
| P:ea $\rightarrow$ [X or Y]:pp                          | MOVEP    | P:ea,[X or Y]:pp        |
| P:ea $\rightarrow$ [X or Y]:qq                          | MOVEP    | P:ea,[X or Y]:qq        |

**Description:** Move the specified operand from/to the specified **X or Y I/O peripheral**. The I/O short addressing mode is used for the I/O peripheral address. All memory addressing modes may be used for the X or Y memory effective address; all memory alterable addressing modes may be used for the P memory effective address. ALL the I/O space (\$FFFF80-\$FFFFFF) can be accessed, except for the P: reference opcode.

If the system stack register SSH is specified as a source operand, the system stack pointer (SP) is postdecremented by 1 after SSH has been read. If the system stack register SSH is specified as a destination operand, the system stack pointer (SP) is preincremented by 1 before SSH is written. This allows the system stack to be efficiently extended using software stack pointer operations.

#### **Condition Codes:**

|   |   |   | CC | CR |   |   |   |
|---|---|---|----|----|---|---|---|
| • | • | • | •  | •  | • | • | • |
| S | L | Е | U  | N  | Z | ٧ | С |
| 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |

#### For D=SR operand:

- S Set according to bit 7 of the source operand
- L Set according to bit 6 of the source operand
- E Set according to bit 5 of the source operand
- U Set according to bit 4 of the source operand
- N Set according to bit 3 of the source operand
- Z Set according to bit 2 of the source operand
- V Set according to bit 1 of the source operand
- C Set according to bit 0 of the source operand

#### For D≠SR operand :

- S Set if data growth been selected
- L Set if data limiting has occurred during the move

#### **Instruction Formats and opcodes:**

#### X: or Y: Reference (high I/O address)

MOVEP [X or Y]:pp,[X or Y]:ea MOVEP [X or Y]:ea,[X or Y]:pp

| 23 |   |   |   |   |    |     | 16  | 15 |    |     |    |    |    |    | 8   | /  |     |     |   |   |   |   | U |
|----|---|---|---|---|----|-----|-----|----|----|-----|----|----|----|----|-----|----|-----|-----|---|---|---|---|---|
| 0  | 0 | 0 | 0 | 1 | 0  | 0   | s   | W  | 1  | М   | М  | М  | R  | R  | R   | 1  | S   | р   | р | р | р | р | р |
|    |   |   |   | С | PT | ION | IAL | EF | FE | СТІ | VE | AD | DR | ES | S E | ΧT | ENS | SIO | N |   |   |   |   |

#### X: or Y: Reference (low I/O address)

MOVEP X:qq,[X or Y]:ea MOVEP [X or Y]:ea,X:qq



#### X: or Y: Reference (low I/O address)

MOVEP Y:qq,[X or Y]:ea MOVEP [X or Y]:ea,Y:qq



#### P: Reference (high I/O address)

| MOVEP | P:ea,[X or Y]:pp |   |   |   |   |   |   |   | 16 | 15 |   |   |   |   |   |   | 8 | 7 |   |   |   |   |   |   | 0 |
|-------|------------------|---|---|---|---|---|---|---|----|----|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| MOVEP | [X or Y]:pp,P:ea | 0 | 0 | 0 | 0 | 1 | 0 | 0 | s  | W  | 1 | M | М | М | R | R | R | 0 | 1 | p | p | p | р | р | р |

#### P: Reference (low I/O address)

| MOVEP | P:ea,[X or Y]:qq |   |   |   |   |   |   |   | 16 | 15 |   |   |   |   |   |   | 8 | 7 |   |   |   |   |   |   | 0 |
|-------|------------------|---|---|---|---|---|---|---|----|----|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| MOVEP | [X or Y]:qq,P:ea | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0  | 1  | W | М | М | М | R | R | R | 0 | S | q | q | q | q | q | q |

#### Register Reference (high I/O address)

| MOVEP | S,[X or Y]:pp | 23 |   |   |   |   |   |   | 16 | 15 |   |   |   |   |   |   | 8 | 7 |   |   |   |   |   |   | 0 |
|-------|---------------|----|---|---|---|---|---|---|----|----|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| MOVEP | [X or Y]:pp,D | 0  | 0 | 0 | 0 | 1 | 0 | 0 | s  | W  | 1 | d | d | d | d | d | d | 0 | 0 | p | p | p | р | р | р |

#### Register Reference: (low I/O address)

| MOVEP | S,X:qq | 23 |   |   |   |   |   |   | 16 | 15 |   |   |   |   |   |   | 8 | 7 |   |   |   |   |   |   | 0 |
|-------|--------|----|---|---|---|---|---|---|----|----|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| MOVEP | X:qq,D | 0  | 0 | 0 | 0 | 0 | 1 | 0 | 0  | W  | 1 | d | d | d | d | d | d | 1 | q | 0 | q | q | q | q | q |

#### Register Reference: (low I/O address)

| MOVEP | S,Y:qq | 23 |   |   |   |   |   |   | 16 | 15 |   |   |   |   |   |   | 8 | 7 |   |   |   |   |   |   | 0 |
|-------|--------|----|---|---|---|---|---|---|----|----|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| MOVEP | Y:qq,D | 0  | 0 | 0 | 0 | 0 | 1 | 0 | 0  | W  | 1 | d | d | d | d | d | d | 0 | q | 1 | q | q | q | q | q |

#### **Instruction Fields:**

| {ea}  | MMMRRR | Effective Address (see Table A-16 on page A-241)                                   |
|-------|--------|------------------------------------------------------------------------------------|
| {pp}  | pppppp | I/O Short Address [64 addresses: \$FFFFC0-\$FFFFF]                                 |
| {qq}  | qqqqqq | I/O Short Address [64 addresses: \$FFFF80-\$FFFFBF]                                |
| {X/Y} | S      | Memory space [X,Y] (see Table A-17 on page A-241)                                  |
| {X/Y} | s      | Peripheral space [X,Y] (see Table A-17 on page A-241)                              |
|       | W      | Read/write-peripheral (see Table A-33 on page A-246)                               |
| {S,D} | dddddd | Source/Destination register [all on-chip registers] (see Table A-22 on page A-243) |

#### A-6.80 Signed Multiply (MPY)

# MPY MPY

## **Signed Multiply**

Operation: Assembler Syntax:

±S1\*S2→D (parallel move) MPY (±)S1,S2,D (parallel move)

±S1\*S2→D (parallel move) MPY (±)S2,S1,D (parallel move)

 $\pm (S1*2^{-n}) \rightarrow D$  (**no** parallel move) MPY ( $\pm S$ ,#n,D (**no** parallel move)

**Description:** Multiply the two signed 24-bit source operands S1 and S2 and store the resulting product in the specified 56-bit destination accumulator D. Or, multiply the signed 24-bit source operand S by the positive 24-bit immediate operand 2<sup>-n</sup> and store the resulting product in the specified 56-bit destination accumulator D. The "–" sign option is used to negate the specified product prior to accumulation. The default sign option is "+".

Note: When the processor is in the Double Precision Multiply Mode, the

following instructions do not execute in the normal way and should only

be used as part of the double precision multiply algorithm:

MPY Y0, X0, A MPY Y0, X0, B

#### **Condition Codes:**

| CCR |   |   |   |   |   |   |   |
|-----|---|---|---|---|---|---|---|
| ~   | ~ | ~ | ~ | ~ | ~ | ~ | × |
| S   | L | E | U | N | Z | V | С |
| 7   | 6 | 5 | 4 | 3 | 2 | 1 | 0 |

- This bit is changed according to the standard definition
- X This bit is unchanged by the instruction

#### Instruction Formats and opcodes 1:

MPY (±)S1,S2,D MPY (±)S2,S1,D

| 23 | 16 15                   | 8       | 7   |      |   |   |   |   |   | 0 |
|----|-------------------------|---------|-----|------|---|---|---|---|---|---|
|    | DATA BUS MOVE FIELD     |         | 1   | Q    | Q | Q | d | k | 0 | 0 |
|    | OPTIONAL EFFECTIVE ADDR | RESS EX | ΓEΝ | ISIC | N |   |   |   |   |   |

#### **Instruction Fields:**

**(\$1,\$2) QQQ** Source registers \$1,\$2

[X0\*X0,Y0\*Y0,X1\*X0,Y1\*Y0,X0\*Y1,Y0\*X0,X1\*Y0,Y1\*X1]

(see Table A-26 on page A-244)

**(D) d** Destination accumulator [A,B] (see Table A-10 on page A-239)

 $\{\pm +/-\}$  **k** Sign [+,-] (see Table A-29 on page A-244)

#### Instruction Formats and opcode 2:

MPY (±)S,#n,D



#### **Instruction Fields:**

**Source** register [Y1,X0,Y0,X1] ] (see Table A-27 on page A-244)

**(D) d** Destination accumulator [A,B] (see Table A-10 on page A-239)

 $\{\pm\}$  k Sign [+,-] (see Table A-29 on page A-244)

**(#n)** sssss Immediate operand (see Table A-32 on page A-246)

# MPY(su,uu) MPY(su,uu)

## **Mixed Multiply**

Operation: Assembler Syntax:

±S1\*S2→D (S1 unsigned, S2 unsigned) MPYuu (±)S1,S2,D (no parallel move)

 $\pm S1*S2 \rightarrow D$  (S1 signed, S2 unsigned) MPYsu ( $\pm$ )S2,S1,D (no parallel move)

**Description:** Multiply the two 24-bit source operands S1 and S2 and store the resulting product in the specified 56-bit destination accumulator D. One or two of the source operands can be unsigned. The "-" sign option is used to negate the specified product prior to accumulation. The default sign option is "+".

#### **Condition Codes:**

|   |   |   | CC | CR |   |   |   |
|---|---|---|----|----|---|---|---|
| × | ~ | > | ~  | ~  | ~ | ~ | × |
| S | L | Е | U  | N  | Z | V | С |
| 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |

- This bit is changed according to the standard definition
- X This bit is unchanged by the instruction

#### Instruction Formats and opcodes:

| MPYsu (±)S1,S2,D | 23 |   |   |   |   |   |   | 16 | 15 |   |   |   |   |   |   | 8 | 7 |   |   |   |   |   |   | 0 |
|------------------|----|---|---|---|---|---|---|----|----|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| MPYuu (±)S1,S2,D | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 1  | 0  | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | s | d | k | Q | Q | Q | Q |

#### Instruction Fields:

| {S1,S2}             | QQQQ | Source registers S1,S2 [all combinations of X0,X1,Y0 and Y1] (see Table A-30 on page A-245) |
|---------------------|------|---------------------------------------------------------------------------------------------|
| {D}                 | d    | Destination accumulator [A,B] (see Table A-10 on page A-239)                                |
| <b>{</b> ± <b>}</b> | k    | Sign [+,-] (see Table A-29 on page A-244)                                                   |
| {s}                 |      | [ss,us] (see Table A-40 on page A-249)                                                      |

#### A-6.82 Signed Multiply with Immediate Operand (MPYI)

## MPYI MPYI

### **Signed Multiply with Immediate Operand**

Operation: Assembler Syntax:

±#xxxxxx\*S→D MPYI (±)#xxxxxx,S,D

**Description:** Multiply the immediate 24-bit source operand #xxxxxx with the 24-bit register source operand S and store the resulting product in the specified 56-bit destination accumulator D. The "—" sign option is used to negate the specified product prior to accumulation. The default sign option is "+".

#### **Condition Codes:**

| CCR |   |   |   |   |   |   |   |  |  |  |  |
|-----|---|---|---|---|---|---|---|--|--|--|--|
| ×   | ~ | ~ | ~ | ~ | ~ | > | × |  |  |  |  |
| S   | L | E | U | N | Z | V | С |  |  |  |  |
| 7   | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |  |

- This bit is changed according to the standard definition
- This bit is unchanged by the instruction

#### **Instruction Formats and opcode:**

#### Instruction Fields:

| { <b>S</b> }     | qq | Source register [X0,Y0,X1,Y1] (see Table A-28 on page A-244) |
|------------------|----|--------------------------------------------------------------|
| {D}              | d  | Destination accumulator [A,B] (see Table A-10 on page A-239) |
| { <del>±</del> } | k  | Sign [+,-] (see Table A-29 on page A-244)                    |
|                  |    |                                                              |

#xxxxxx 24-bit Immediate Long Data extension word

#### A-6.83 Signed Multiply and Round (MPYR)

## MPYR MPYR

### Signed Multiply and Round

Operation: Assembler Syntax:

±S1\*S2+r→D (parallel move) MPYR (±)S1,S2,D (parallel move)

±S1\*S2+r→D (parallel move) MPYR (±)S2,S1,D (parallel move)

 $\pm$ (S1\*2<sup>-n</sup>)+r→D (**no** parallel move) MPYR ( $\pm$ )S,#n,D (**no** parallel move)

**Description:** Multiply the two signed 24-bit source operands S1 and S2 (**or** the signed 24-bit source operand S by the positive 24-bit immediate operand 2<sup>-n</sup>), round the result using either convergent or two's complement rounding, and store it in the specified 56-bit destination accumulator D.

The "—" sign option is used to negate the product prior to rounding. The default sign option is "+".

The contribution of the LS bits of the result is rounded into the upper portion of the destination accumulator. Once the rounding has been completed, the LS bits of the destination accumulator D are loaded with zeros to maintain an unbiased accumulator value which may be reused by the next instruction. The upper portion of the accumulator contains the rounded result which may be read out to the data buses. Refer to the RND instruction for more complete information on the rounding process.

| 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|---|---|---|----|----|---|---|---|
| S | L | Е | U  | N  | Z | V | С |
| ~ | ~ | ~ | ~  | ~  | ~ | ~ | × |
|   |   |   | CC | CR |   |   |   |

- This bit is changed according to the standard definition
- X This bit is unchanged by the instruction

#### Instruction Formats and opcodes 1:

MPYR  $(\pm)$ S1,S2,D MPYR  $(\pm)$ S2,S1,D

| 23 | 16 15                 | 8         | 7   |      |   |   |   |   |   | 0 |
|----|-----------------------|-----------|-----|------|---|---|---|---|---|---|
|    | DATA BUS MOVE FIELD   |           | 1   | Q    | Q | Q | d | k | 0 | 1 |
|    | OPTIONAL EFFECTIVE AD | DDRESS EX | ΓEN | ISIO | Ν |   |   |   |   |   |

#### **Instruction Fields 1:**

**(\$1,\$2)** QQQ Source registers \$1,\$2

[X0\*X0,Y0\*Y0,X1\*X0,Y1\*Y0,X0\*Y1,Y0\*X0,X1\*Y0,Y1\*X1]

(see Table A-26 on page A-244)

Destination accumulator [A,B] (see Table A-10 on page A-239) {D} d

Sign [+,-] (see Table A-29 on page A-244)  $\{\pm\}$ k

#### Instruction Formats and opcode 2:

MPYR  $(\pm)$ S,#n,D

| 23 |   |   |   |   |   |   | 16 | 15 |   |   |   |   |   |   | 8 | 7 |   |   |   |   |   |   | 0 |
|----|---|---|---|---|---|---|----|----|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| 0  | 0 | 0 | 0 | 0 | 0 | 0 | 1  | 0  | 0 | 0 | s | s | s | s | s | 1 | 1 | Q | Q | d | k | 0 | 1 |

#### **Instruction Fields 2**:

**{S}** QQ Source register [Y1,X0,Y0,X1] | (see Table A-27 on page A-244)

Destination accumulator [A,B] (see Table A-10 on page A-239) {D} d

 $\{\pm\}$ k Sign [+,-] (see Table A-29 on page A-244)

{#n} Immediate operand (see Table A-32 on page A-246) SSSSS

A-6.84 Signed Multiply and Round with Immediate Operand (MPYRI)

## **MPYRI**

## **MPYRI**

# Signed Multiply and Round with Immediate Operand

Operation: Assembler Syntax:

±#xxxxxx\*S+r →D MPYRI (±)#xxxxxx,S,D

**Description:** Multiply the two signed 24-bit source operands #xxxxxx and S, round the result using either convergent or two's complement rounding, and store it in the specified 56-bit destination accumulator D.

The "-" sign option is used to negate the product prior to rounding. The default sign option is "+".

The contribution of the LS bits of the result is rounded into the upper portion of the destination accumulator. Once the rounding has been completed, the LS bits of the destination accumulator D are loaded with zeros to maintain an unbiased accumulator value which may be reused by the next instruction. The upper portion of the accumulator contains the rounded result which may be read out to the data buses. Refer to the RND instruction for more complete information on the rounding process.

| 7   | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|-----|---|---|---|---|---|---|---|--|--|
| S   | L | Е | U | N | Z | V | С |  |  |
| ×   | ~ | ~ | ~ | ~ | ~ | ~ | × |  |  |
| CCR |   |   |   |   |   |   |   |  |  |

- This bit is changed according to the standard definition
- x This bit is unchanged by the instruction

#### **Instruction Formats and opcode:**

#### **Instruction Fields:**

| <b>{S</b> } | qq | Source register [X0,Y0,X1,Y1] (see Table A-28 on page A-244) |
|-------------|----|--------------------------------------------------------------|
| {D}         | d  | Destination accumulator [A,B] (see Table A-10 on page A-239) |
| <u>{±</u> } | k  | Sign [+,-] (see Table A-29 on page A-244)                    |
| #xxxxxx     |    | 24-bit Immediate Long Data extension word                    |

#### A-6.85 Negate Accumulator (NEG)

NEG NEG

### **Negate Accumulator**

Operation: Assembler Syntax:

 $0-D \rightarrow D$  (parallel move) NEG D (parallel move)

**Description:** Negate the destination operand D and store the result in the destination accumulator. This is a 56-bit, twos-complement operation.

#### **Condition Codes:**

| 7   | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |  |  |
|-----|---|---|---|---|---|---|---|--|--|--|--|--|
| S   | L | E | U | N | Z | V | С |  |  |  |  |  |
| ~   | ~ | ~ | ~ | ~ | ~ | ~ | × |  |  |  |  |  |
| CCR |   |   |   |   |   |   |   |  |  |  |  |  |

- This bit is changed according to the standard definition
- × This bit is unchanged by the instruction

#### Instruction Formats and opcodes:

NEG D DATA BUS MOVE FIELD 0 0 1 1 0 1 1 0 OPTIONAL EFFECTIVE ADDRESS EXTENSION

#### **Instruction Fields:**

**(D)** d Destination accumulator [A,B] (see Table A-10 on page A-239)

A-6.86 No Operation (NOP)

## NOP NOP

### **No Operation**

Operation: Assembler Syntax:

PC+1→PC NOP

**Description:** Increment the program counter (PC). Pending pipeline actions, if any, are completed. Execution continues with the instruction following the NOP.

#### **Condition Codes:**



X This bit is unchanged by the instruction

#### Instruction Formats and opcode:

NOP 23 16 15 8 7 0

## NORM NORM

### Norm Accumulator Iteration

#### Operation: Assembler Syntax:

If  $\overline{E} \bullet U \bullet \overline{Z}=1$ , then ASL D and Rn–1 $\rightarrow$ Rn NORM Rn,D

else if E=1, then ASR D and Rn+1→R

else NOP

where E denotes the logical complement of E, and

where • denotes the logical AND operator

**Description:** Perform one normalization iteration on the specified destination operand D, update the specified address register Rn based upon the results of that iteration, and store the result back in the destination accumulator. This is a 56-bit operation. If the accumulator extension is not in use, the accumulator is unnormalized, and the accumulator is not zero, the destination operand is arithmetically shifted one bit to the left, and the specified address register is decremented by 1. If the accumulator extension register is in use, the destination operand is arithmetically shifted one bit to the right, and the specified address register is incremented by 1. If the accumulator is normalized or zero, a NOP is executed and the specified address register is not affected. Since the operation of the NORM instruction depends on the E, U, and Z condition code register bits, these bits must correctly reflect the current state of the destination accumulator prior to executing the NORM instruction.

| CCR |   |   |   |   |             |   |   |  |  |
|-----|---|---|---|---|-------------|---|---|--|--|
| ×   | ~ | ~ | ~ | ~ | <b>&gt;</b> | • | × |  |  |
| S   | L | Е | U | N | Z           | V | С |  |  |
| 7   | 6 | 5 | 4 | 3 | 2           | 1 | 0 |  |  |

- Set if bit 55 is changed as a result of a left shift
- This bit is changed according to the standard definition
- This bit is unchanged by the instruction

#### Instruction Formats and opcode:

NORM Rn,D 23 16 15 8 7 0 10 0 0 0 0 0 0 1 1 1 0 1 1 R R R 0 0 0 1 d 1 0 1

#### **Instruction Fields:**

**(D) d** Destination accumulator [A,B] (see Table A-10 on page A-239)

**{Rn}** RRR Address register [R0-R7]

#### A-6.88 Fast Accumulator Normalization (NORMF)

## **NORMF**

## **NORMF**

### **Fast Accumulator Normalization**

Operation: Assembler Syntax:

If S[23]=0 then ASR S,D else ASL -S,D

NORMF S,D

**Description:** Arithmetically shift the destination accumulator either left or right as specified by the source operand sign and value. If the source operand is negative then the accumulator is left shifted, and if the source operand is positive then it is right shifted. The source accumulator value should be between +56 to -55 (or +40 to -39 in sixteen bit mode). This instruction can be used to normalize the specified accumulator D, by arithmetically shifting it either left or right so as to bring the leading one or zero to bit location 46. The number of needed shifts is specified by the source operand. This number could be calculated by a previous CLB instruction. For normalization the source accumulator value should be between +8 to -47 (or +8 to -31 in sixteen bit mode).

This is a 56 bit operation.

| 7   | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|-----|---|---|---|---|---|---|---|--|--|--|
| S   | L | Е | U | N | Z | V | С |  |  |  |
| ×   | ~ | ~ | ~ | ~ | ~ | • | × |  |  |  |
| CCR |   |   |   |   |   |   |   |  |  |  |

- V Set if bit 55 is changed any time during the shift operation. Cleared otherwise.
- This bit is changed according to the standard definition
- This bit is unchanged by the instruction.

Example:

CLB A,B ;Count leading bits.

NORMF B1,A ;Normalize A.

If the base exponent is stored in R1 it can be updated by the following commands.

MOVE B1,N1 ;Update N1 with shift amount

MOVE (R1)+N1 ;Increment or decrement exponent

Before execution After execution

CLB A,B A: \$20:000000:000000 B: \$00:000007:000000

NORMF B1,A A: \$20:000000:000000 A: \$00:400000:000000

Explanation of example: Prior to execution, the 56-bit A accumulator contains the value \$20:00000:000000. The CLB instruction updates the B accumulator to the number of needed shifts, 7 in this example. The NORMF instruction performs 7 shifts to the right on A accumulator, and normalization of A is achieved. The exponent register is updated according to the number of shifts.

#### Instruction Formats and opcode

#### Instruction Fields:

**Source** register [X0,X1,Y0,Y1,A1,B1] (see Table A-15 on page A-240)

**(D)** Destination accumulator [A,B] (see Table A-10 on page A-239)

#### A-6.89 Logical Complement (NOT)

## NOT NOT

### **Logical Compliment**

Operation: Assembler Syntax:

 $\overline{D[47:24]} \rightarrow D[47:24]$  (parallel move) NOT D (parallel move)

where "—" denotes the logical NOT operator

**Description:** Take the ones complement of bits 47–24 of the destination operand D and store the result back in bits 47–24 of the destination accumulator. This is a 24-bit operation. The remaining bits of D are not affected.

#### **Condition Codes:**



- N Set if bit 47 of the result is set
- Z Set if bits 47–24 of the result are zero
- V Always cleared
- This bit is changed according to the standard definition
- X This bit is unchanged by the instruction

#### **Instruction Formats and opcodes:**

NOT D

23 16 15 8 7 0

DATA BUS MOVE FIELD 0 0 0 1 d 1 1 1

OPTIONAL EFFECTIVE ADDRESS EXTENSION

#### **Instruction Fields:**

**(D) d** Destination accumulator [A,B] (see Table A-10 on page A-239)

#### A-6.90 Logical Inclusive OR (OR)

OR OR

### **Logical Inclusive OR**

Operation: Assembler Syntax:

 $S+D[47:24] \rightarrow D[47:24]$  (parallel move) OR S,D (parallel move)

 $\#xx+D[47:24] \rightarrow D[47:24]$  OR #xx,D

 $\#xxxxxx+D[47:24] \rightarrow D[47:24]$  OR #xxxxxx,D

where + denotes the logical inclusive OR operator

**Description:** Logically inclusive OR the source operand S with bits 47–24 of the destination operand D and store the result in bits 47–24 of the destination accumulator. The source can be a 24-bit register, 6-bit short immediate or 24-bit long immediate. This instruction is a 24-bit operation. The remaining bits of the destination operand D are not affected.

When using 6-bit immediate data, the data is interpreted as an unsigned integer. That is, the 6 bits will be right aligned and the remaining bits will be zeroed to form a 24-bit source operand.



- N Set if bit 47 of the result is set
- Z Set if bits 47–24 of the result are zero
- V Always cleared
- This bit is changed according to the standard definition
- X This bit is unchanged by the instruction

#### Instruction Formats and opcodes:

|               | 23 |   |   |   |   |      |      | 16   | 15   |    |      |     |      |     |     | 8  | 7   |      |   |   |   |   |   | 0 |
|---------------|----|---|---|---|---|------|------|------|------|----|------|-----|------|-----|-----|----|-----|------|---|---|---|---|---|---|
| OR S,D        |    |   |   |   |   | DATA | A BU | JS N | ΛΟV  | ΕF | IELI | )   |      |     |     |    | 0   | 1    | J | J | d | 0 | 1 | 0 |
|               |    |   |   |   |   | 0    | PTI  | ONA  | AL E | FF | ECT  | IVE | ADI  | DRE | SS  | EX | ΓEN | ISIC | N |   | • |   |   |   |
|               | 23 |   |   |   |   |      |      | 16   | 15   |    |      |     |      |     |     | 8  | 7   |      |   |   |   |   |   | 0 |
| OR #xx,D      | 0  | 0 | 0 | 0 | 0 | 0    | 0    | 1    | 0    | 1  | i    | i   | i    | i   | i   | i  | 1   | 0    | 0 | 0 | d | 0 | 1 | 0 |
|               | 23 |   |   |   |   |      |      | 16   | 15   |    |      |     |      |     |     | 8  | 7   |      |   |   |   |   |   | 0 |
| OR #xxxxxxx,D | 0  | 0 | 0 | 0 | 0 | 0    | 0    | 1    | 0    | 1  | 0    | 0   | 0    | 0   | 0   | 0  | 1   | 1    | 0 | 0 | d | 0 | 1 | 0 |
|               |    |   |   |   |   |      |      | ı    | MM   | ED | IATE | DA  | TA E | XT  | ENS | OI | 1   |      |   |   |   |   |   |   |

#### **Instruction Fields:**

**Source** input register [X0,X1,Y0,Y1] (see Table A-12 on page A-239)

**(D) d** Destination accumulator [A/B] (see Table A-10 on page A-239)

{#xx} iiiiii 6-bit Immediate Short Data

**{#xxxxxx}** 24-bit Immediate Long Data extension word

#### A-6.91 OR Immediate with Control Register (ORI)

## **ORI** ORI

### **OR Immediate with Control register**

Operation: Assembler Syntax:

 $\#xx+D \rightarrow D$  OR(I) #xx,D

where + denotes the logical inclusive OR operator

**Description:** Logically OR the 8-bit immediate operand (#xx) with the contents of the destination control register D and store the result in the destination control register. The condition codes are affected only when the condition code register is specified as the destination operand.

#### **Condition Codes:**



#### For CCR Operand:

- S Set if bit 7 of the immediate operand is set
- L Set if bit 6 of the immediate operand is set
- E Set if bit 5 of the immediate operand is set
- U Set if bit 4 of the immediate operand is set
- N Set if bit 3 of the immediate operand is set
- Z Set if bit 2 of the immediate operand is set
- V Set if bit 1 of the immediate operand is set
- C Set if bit 0 of the immediate operand is set

**For MR and OMR Operands:** The condition codes are not affected using these operands.

#### Instruction Formats and opcodes:

#### **Instruction fields:**

**{D} EE** Program Controller register [MR,CCR,COM,EOM] (see Table A-13 on

page A-239)

{#xx} iiiiiiii Immediate Short Data

## **PFLUSH**

## **PFLUSH**

### **Program Cache Flush**

Operation: Assembler Syntax:

Flush instruction cache PFLUSH

**Description:** Flush the whole instruction cache, unlock all cache sectors, set the LRU stack and tag registers to their default values.

The PFLUSH instruction is enabled only in Cache Mode. In PRAM Mode it will cause an illegal instruction trap.

#### **Condition Codes:**

| 7   | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
|-----|---|---|---|---|---|---|---|--|
| S   | L | Е | U | N | Z | ٧ | С |  |
| ×   | × | × | × | × | × | × | × |  |
| CCR |   |   |   |   |   |   |   |  |

X This bit is unchanged by the instruction

#### Instruction Formats and opcode:

#### A-6.93 Program-Cache Flush Unlock Sectors(PFLUSHUN)

## PFLUSHUN PFLUSHUN

### **Program Cache Flush Unlocked Sectors**

Operation: Assembler Syntax:

Flush Unlocked instruction cache sectors

**PFLUSHUN** 

**Description:** Flush the instruction cache sectors which are unlocked, set the LRU stack to its default value and set the unlocked tag registers to their default values.

The PFLUSHUN instruction is enabled only in Cache Mode. In PRAM Mode it will cause an illegal instruction trap.

#### **Condition Codes:**

| 7   | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|-----|---|---|---|---|---|---|---|--|--|--|
| S   | L | Е | U | N | Z | ٧ | С |  |  |  |
| X   | × | × | × | × | × | × | × |  |  |  |
| CCR |   |   |   |   |   |   |   |  |  |  |

X This bit is unchanged by the instruction

#### Instruction Formats and opcode:

#### A-6.94 Program-Cache Global Unlock (PFREE)

## **PFREE**

## **PFREE**

### **Program Cache Global Unlock**

Operation: Assembler Syntax:

Unlock all locked sectors PFREE

**Description**: Unlock all the locked cache sectors in the instruction cache.

The PFREE instruction is enabled only in Cache Mode. In PRAM Mode it will cause an illegal instruction trap.

#### **Condition Codes:**

| 7   | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|-----|---|---|---|---|---|---|---|--|--|--|
| S   | L | Е | U | N | Z | V | С |  |  |  |
| ×   | × | × | × | × | × | × | × |  |  |  |
| CCR |   |   |   |   |   |   |   |  |  |  |

This bit is unchanged by the instruction

#### **Instruction Formats and opcode:**

PFREE 23 16 15 8 7 0